Get alerts for new jobs matching your selected skills, preferred locations, and experience range. Manage Job Alerts
2.0 - 7.0 years
3 - 7 Lacs
Bengaluru
Work from Office
Apply to this job The Infra Silicon team at Meta is responsible for designing and building in-house hardware accelerator Application-Specific Integrated Circuits (ASICs) to enhance Metas computing efforts with capacity and efficiency at lower power and cost. The team focuses on creating domain-specific System on Chips (SoCs) that enable Metas data centers to execute computationally-intensive workloads, such as video transcoding and AI/ML, with higher performance and lower energy consumption. They are organized into several key areas, including architecture & algorithms, design & micro-architecture, design verification, implementation & backend design, emulation/prototyping, and system on chip (SoC), which collaborate extensively with other teams to deliver comprehensive solutions for various technical domains. ASIC Engineer, Implementation Responsibilities Run Logic/Physical Synthesis using advanced optimization techniques and generate optimized Gate Level Netlist for Timing, Area, Power. Debug the timing/area/congestion issues and work with RTL & Physical designers to resolve them Perform Power Estimation at RTL and Gate Level and identify power reduction opportunities Run Formal Verification checks between RTL and Gate level netlist and debug the aborts, inconclusive and Logic Equivalency failures Perform RTL Lint and work with the Designers to create waivers Perform RTL DFT Analysis and improve the DFT coverage for Stuck-at faults Perform Flat and Hierarchical Clock Domain Crossing and work with the designers to analyze the complex clock domain crossings and sign off the CDC Perform Flat and Hierarchical Reset Domain crossing Checks. Understand the Reset-Architecture by working with Design and FW teams and develop reset groups and the corresponding reset sequence for RDC Develop Timing Constraints for RTL-Synthesis and PrimeTime-STA for the blocks and the top-level including SOC. Analyze the inter-block timing and come up with IO budgets for the various partition blocks Develop Power Intent Specification in UPF for the multi-Vdd designs Developing Automation scripts and Methodology for all FE-tools including (Lint, CDC, RDC, Synthesis, STA, Power) Work closely with the Design Engineers, DV Engineers, Emulation Engineers in supporting them with the handoff tasks. Interact with Physical Design Engineers and provide them with timing/congestion feedback Minimum Qualifications Bachelors degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience 2+ years of experience in Design Integration and Front-End Implementation Experience with Register-Transfer Level (RTL) Synthesis and design optimization for Power, Performance, Area Knowledge of front-end and back-end ASIC tools. Experience with RTL design using SystemVerilog or other Hardware Description Language (HDL) Experience managing multiple design releases and working with cross functional teams to support and debug timing, area, power issues Experience with Electronic Design Automation (EDA) tools and scripting languages (Python, TCL) used to build tools and flows for complex environments. Experience with communicating across functional internal teams and vendors Preferred Qualifications Knowledge of Clock Domain Crossing, Reset Domain Crossing, Logic Error Correction (LEC) Synthesis Background, Timing Constraints Development, Floorplanning and Static Timing Analysis (STA) Experience Knowledge of Register-Transfer Level (RTL) coding using Verilog/System Verilog. Knowledge of Timing/physical libraries, Static Random Access Memory (SRAM) Experience with Power, Performance, Area Analysis and techniques for reducing power Knowledge of Low power design. Experience with Design Compiler, Spyglass, PrimeTime, Formality or equivalent tools Scripting and programming experience using Perl/Python, TCL, and Make About Meta . Equal Employment Opportunity . Meta is committed to providing reasonable accommodations for qualified individuals with disabilities and disabled veterans in our job application procedures. If you need assistance or an accommodation due to a disability, fill out the Accommodations request form .
Posted 16 hours ago
4.0 - 9.0 years
20 - 25 Lacs
Bengaluru
Work from Office
Responsible for Memory Compiler layout development and verification. Responsible for Layout design and development of Memory blocks such as Array, Row/ Column decoder, sense amplifier, pre-charge, Control blocks for SRAM. Perform layout verification like LVS/ DRC/ Latchup, quality check and documentation. Responsible for on-time delivery of block-level layouts with acceptable quality. Demonstrate leadership Skill in planning, area/time estimation, scheduling, delegation and execution to meet project schedule/milestones in multiple project environment. Guide junior team-members in their execution of Sub block-level layouts & review their work. Contribute to effective project-management. Effectively communicate with engineering teams in the India & Korea teams to assure the success of the layout project.
Posted 16 hours ago
8.0 - 13.0 years
11 - 16 Lacs
Bengaluru
Work from Office
Physical Design Engineer Lead - InSemi Tech Physical Design Engineer Lead Bangalore | 8 Years Key Responsibilities Technologies Below 14nm 10nm,7nm,latest one ..3nm Block level floor planning and IR drop analysis Block level timing closure with sign off STA Proficient in physical Design methodology which include logic synthesis, placement ,clock tree synthesis, routing
Posted 16 hours ago
4.0 - 9.0 years
6 - 11 Lacs
Bengaluru
Work from Office
Experience in Static Timing Analysis (STA) for ASIC designs Experience in developing timing constraints Experience in timing closure and optimization Proficiency in using scripting languages such as Perl and TCL Familiarity with EDA tools such as PrimeTime and Design Compiler Experience in Physical Design and/or DFT is a plus Bachelor s or Master s degree in Electrical/Electronics/Computer Science Engineering or related field
Posted 16 hours ago
0.0 - 4.0 years
16 - 18 Lacs
Bengaluru
Work from Office
1. Performing Netlist-to-GDS Physical Design including Place-and-Route, Extraction, STA, Timing/SI/Power/EM/IR analysis & closure and Physical Design Verification (LVS/DRC) independently. 2. Service business units for physical design needs and promote best practices. Also participate in R&D activities, tool evaluations, flow automations, QA and enhancements 3. Python/Perl/Shell/TCL scripting for flow and procedure automation 4. Lead and support junior engineers as needed Qualifications ME/MTech/MS in Electrical/Electronics/Computer Engineering with 7+ years of solid physical design place-and-route production project experience using industry-leading EDA tools/flows. Expert in Netlist-to-GDS Physical design flow. Good understanding of Synthesis flow and DFT Adequate programing/scripting skills in Perl/TCL/Python. Quick learner and good problem-solving skills. Team-player and good communicator. Good leadership qualities.
Posted 1 day ago
2.0 - 5.0 years
6 - 9 Lacs
Bengaluru
Work from Office
Minimum qualifications: Bachelor's degree in Electrical Engineering or Computer Science, or equivalent practical experience 5 years of experience in characterizing standard-cells or memory 5 years of experience in static timing analysis and simulation Preferred qualifications: Master's degree in VLSI Integration, Computer Engineering, Electronics Engineering, or a related field Experience in spice and statistical circuit simulators, including FineSim, HSpice, Spectre, and Solido Experience in Practical Extraction and Report Language (PERL)/Shell/Transaction Control Language (TCL) scripting or similar languages Understanding of Complementary Metal-Oxide-Semiconductor (CMOS) circuits and timing concepts (e g , setup, hold) Ability to automate repeatable tasks to improve efficiency/productivity using the scripting languages Proficiency with industry-standard Electronic Design Automation (EDA) tools for implementation and signoff About The Job Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products You'll contribute to the innovation behind products loved by millions worldwide Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration Google Silicon team develops custom silicon solutions that provide differentiated user experiences in Google hardware products and optimize performance and power for the use cases This includes SoCs and other mixed signal, logic, and sensor integrated circuits for our product portfolio Google's mission is to organize the world's information and make it universally accessible and useful Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful We aim to make people's lives better through technology Responsibilities Work with Post-Si teams to improve and debug Vmin and yield related issues Explore and specify new custom circuit opportunities for optimized Power Performance Area (PPA) for high-performance, low-power subsystems Work with the testchip teams on latest process nodes to build, validate and characterize custom IPs Build automation for circuit design simulation and analysis Work with cross-functional teams on circuit design, physical design and sign-off methodology teams Google is proud to be an equal opportunity workplace and is an affirmative action employer We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status We also consider qualified applicants regardless of criminal histories, consistent with legal requirements See also Google's EEO Policy and EEO is the Law If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form
Posted 1 day ago
2.0 - 6.0 years
7 - 11 Lacs
Bengaluru
Work from Office
Minimum qualifications: Bachelor's degree in Computer Science, IT, a related field, or equivalent practical experience 5 years of experience with static timing analysis, synthesis, physical design & automation Experience in physical design tool automation such as synthesis, P&R and sign-off tools Preferred qualifications: Experience in extraction of design parameters, QoR metrics, and analyzing data trends Knowledge of RTL languages (e g , Verilog and SystemVerilog) Knowledge of timing constraints, convergence and sign-off Knowledge of STA, EMIR and PDV sign-off methodologies Understanding of parasitic extraction tools and flow About The Job Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products You'll contribute to the innovation behind products loved by millions worldwide Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration Google's mission is to organize the world's information and make it universally accessible and useful Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful We aim to make people's lives better through technology Responsibilities Work with Post-Si teams to improve and debug Vmin and yield related issues Explore specific new custom circuit opportunities for optimized Power, Performance, and Area (PPA) for high-performance, low-power subsystems Work with the testchip teams on latest process nodes to build, validate and characterize custom Intellectual Property (IPs) Schedule and plann for custom IP for product interception Work on early prototyping of subsystems to deliver optimized PPA recipes Google is proud to be an equal opportunity workplace and is an affirmative action employer We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status We also consider qualified applicants regardless of criminal histories, consistent with legal requirements See also Google's EEO Policy and EEO is the Law If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form
Posted 1 day ago
5.0 - 8.0 years
9 - 18 Lacs
Bengaluru
Work from Office
In-depth knowledge and hands-on experience on Netlist2GDSII Implementation . Must have hands-on experience on Synopsys/Cadence tools. Should have experience on PD Methodologies and submicron technology of 28nm and lower technology nodes.
Posted 1 day ago
8.0 - 12.0 years
9 - 13 Lacs
Noida
Work from Office
Siemens EDA is a global technology leader in Electronic Design Automation software. Our software tools enable companies around the world to develop highly innovative electronic products faster and more efficiently. Our customers use our tools to push the boundaries of technology and physics to deliver better products in the increasingly complex world of chip, board, and system design. Position presents an opportunity to join the award winning and market leading Tessent team, India. The focus of the role is advanced design-for-test (DFT) insertion and automatic test pattern generation (ATPG) for semiconductor designs. It will involve understanding and supporting the latest DFT ATPG electronic design automation (EDA) technologies such as Tessent TestKompress and Streaming Scan Network (SSN). Someone in this role will gain a deep understanding of scan design, on-chip clock controls, and IJTAG infrastructure in support of scan testing. They will support the worldwide application engineering team on complex ATPG issues and build testcases for advanced DFT methodologies. This role is based in Noida. But youll also get to visit other locations in India and globe, so youll need to go where this job takes you. In return, youll get the chance to work with teams impacting entire cities, countries, and the shape of things to come. Responsibilities for this role include: Build and deliver in-depth technical presentations, develop training material, white papers, supplied articles, and application notes. Work with customers as well as Siemens stakeholders such as regional application engineers, global support engineers, and marketing. Are you expertized in working through complex technical issues and independently building solutions and new methodologies! Explain complex principles in simple terms to broad audiences. Some travel, domestic and international. Successful deployment of existing and new Tessent DFT products in customer designs by enabling AEs. Working closely with our key customers on deployment challenges. Working with PEs and R&D to ensure new product readiness testcase in form of testcases, documentation and trainings. Architecture reviews of customer designs. Closely working with AEs to gather top issues blocking their engagement's success. Deep learning opportunities for Tessent DFT products including opportunities to present at various conferences worldwide including ITC and Siemens U2U. We dont need hard workers, just superminds! BS degree (or equivalent) in Electrical Engineering, Computer Science or related field is required with 8 - 12 years of experience. Knowledge of design logic design languages, tool usage, design flow steps required. We are looking for someone that has exposure to DFT or SoC design for complex ASICs / SOCs. ATPG, IEEE 1687 IJTAG, boundary scan (BSCAN), hierarchical DFT implementation. Knowledge of a scripting language like TCL. We need someone self-motivated and dedication to improvement with strong problem-solving skills. Excellent organizational skills, written and verbal English language communication skills. Proficiency in LINUX and Windows environments. The role presents many opportunities to build specialized DFT and ATPG knowledge. Publications and other promotions of methodologies is encouraged. A collection of over 377,000 minds building the future, one day at a time in over 200 countries. All employment decisions at Siemens are based on qualifications, merit and business need. Bring your curiosity and creativity and help us shape tomorrow! Transform the everyday #LI-EDA #LI-HYBRID
Posted 1 day ago
5.0 - 7.0 years
6 - 11 Lacs
Noida
Work from Office
Siemens EDA is a global technology leader in Electronic Design Automation software. Our software tools enable companies around the world to develop highly innovative electronic products faster and more cost-effectively. Our customers use our tools to push the boundaries of technology and physics to deliver better products in the increasingly complex world of chip, board, and system design. Questa Simulation Product It is a core R&D team working on multiple verticals of Simulation. A very energetic and enthusiastic team of motivated individuals. This role is based in Noida. But youll also get to visit other locations in India and globe, so youll need to go where this job takes you. In return, youll get the chance to work with teams impacting entire cities, countries, and the shape of things to come. We make real what matters! Key Responsibilities : We are looking for a highly motivated software engineer to work in the QuestaSim R&D team of the Siemens EDA Development responsibilities will include core algorithmic advances and software design/architecture. You will collaborate with a senior group of software engineers contributing to final production level quality of new components and algorithms and to build new engines and support existent code. Self-motivation, self-discipline and the ability to set personal goals and work consistently towards them in a dynamic environment will go far towards contributing to your success. Are you excited to know more about this Role Job Qualification: An ideal candidate should have skills below: B.Tech or M.Tech in Computer Science & Engineering (CSE), Electrical Engineering (EE), or Electronics & Communication Engineering (ECE) from a reputable engineering institution having 5-7 years of experience. Strong knowledge of C/C++, algorithms, and data structures. Familiarity with compiler concepts and optimizations. Experience with UNIX and/or LINUX platforms is essential. Excellent problem-solving and analytical skills. Self-motivated with the ability to work independently and guide others towards successful project completion. We are not looking for superheroes, just super minds! Having the below skills will be an added advantage: Strong understanding of basic digital electronics concepts. Familiarity with machine learning (ML) and artificial intelligence (AI) algorithms, particularly their implementation in data-driven tasks. Proficiency in hardware description languages such as Verilog, SystemVerilog, and VHDL. Experience with parallel algorithms and job distribution techniques. Exposure to simulation or formal verification methodologies is a plus. A collection of over 377,000 minds building the future, one day at a time in over 200 countries. All employment decisions at Siemens are based on qualifications, merit and business need. Bring your curiosity and creativity and help us shape tomorrow! Transform the everyday #LI-EDA #LI-Hybrid #DVT
Posted 1 day ago
7.0 - 12.0 years
5 - 9 Lacs
Gurugram
Work from Office
Responsibilities: Promptly attend site problems arriving at customer premises in low voltage motors. Carry out overhauling of motors at customer premises. Maintain excellent relationship with the customers & Authorized Repair Center. Help in generating service business e.g. motor overhauling, AMC, spare parts, complete motor retrofitting, Motor rewinding etc. Analyze site problems & give suitable solutions to customer. In some cases, co-ordinate with HO for offering solution. How do I Qualify Diploma/Degree in Electrical engineering field with excellent knowledge of Low & Medium Voltage Motors. At least 7 Years experience in servicing of Electrical motors. Having knowledge in service business development area. Capable in identifying customer end maintenance process improvement need. Excellent communication & team-work skill. Problem solving attitude.
Posted 1 day ago
2.0 - 7.0 years
4 - 9 Lacs
Noida
Work from Office
Siemens EDA is a global technology leader in Electronic Design Automation software. Our software tools enable companies around the world to develop highly innovative electronic products faster and more cost-effectively. Our customers use our tools to push the boundaries of technology and physics to deliver better products in the increasingly complex world of chip, board, and system design. About the role: We are seeking a highly motivated and detail-oriented Application Support Engineer to join our dynamic, fast paced and growth-mindset team. In this role, you will be focused on supporting the Questa verification products, specifically in Verification IP line of products. In this position, you will be working closely with the product engineering team, field application engineers and customers. As an ASE, you will be solving some of our customers complex design, testbench and environment issues in the domain of functional verification. You will also be working closely on creating knowledge-based content and providing expertise on the Questa platform. You will work with multiple customers to understand their challenges and flow and be involved in technical presentations, training, evaluation and competitive benchmarking. You will part of the larger application support engineering organization and will be interfacing regularly with the North American and PACRIM teams. Minimum Qualifications BS Electronic/Computer Engineering from an accredited institution Minimum of 2+ years of Digital Design/Verification experience Knowledge of VHDL or Verilog, or SystemVerilog RTL languages for ASIC or FPGA design Experience with ASIC or FPGA hardware design and implementation using RTL tool flows and methodologies Knowledge of Windows and Linux OS Self-motivated, flexible, self-disciplined, and comfortable in a dynamic, quick-moving environment. Strong interpersonal and communications skills with the ability to quickly establish rapport and credibility with our customers, sales, and product teams. Strong oral, and written communication, and presentation skills Excellent organizational and time management skills Preferred qualifications MS Electronic/Computer Engineering Knowledge of UVM and System Verilog for Verification Clock Domain Crossing (CDC), Static and Formal Verification- Formal Applications Working knowledge of Working knowledge of Questa-Modelsim, VCS (Synopsys), NCSim (Cadence) or Aldec simulators. Knowledge of C/C++ programming languages Demonstrated proficiency with Object-Oriented Programming experience in test bench architecture and design Knowledge of scripting languages (e.g., Shell, Tcl, Perl, Python) Knowledge of CDC, low power and formal methodologies. Location Noida/ Bangalore Why us Working at Siemens Software means flexibility - Choosing between working at home and the office at other times is the norm here. We offer great benefits and rewards, as you'd expect from a world leader in industrial software. A collection of over 377,000 minds building the future, one day at a time in over 200 countries. We're dedicated to equality, and we welcome applications that reflect the diversity of the communities we work in. All employment decisions at Siemens are based on qualifications, merit, and business need. Bring your curiosity and creativity and help us shape tomorrow! Siemens Software. Transform the Everyday #Li-EDA #LI-HYBRID
Posted 1 day ago
4.0 - 7.0 years
3 - 7 Lacs
Bengaluru
Work from Office
Responsible for high performance microprocessor blocks RTL to GDSII implementation Perform block level synthesis, floor-planning, placement and routing. Close the design to meet timing, power budget and area. Implement ECO's to address functional bugs and timing violations. Team player, with good problem solving and communication skills. Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise 4-7 years industry experience in physical design methodology. Good knowledge and hands on experience in physical design methodology which include logic synthesis,placement, clock tree synthesis, routing . Should be knowledgeable in physical verification ( LVS,DRC. etc), Noise analysis, Power analysis and electro migration . Team player with good problem solving skills, communication skills and leadership skills. Preferred technical and professional experience Automation skills in PYTHON, PERL , and/or TCL
Posted 1 day ago
5.0 - 8.0 years
5 - 9 Lacs
Bengaluru
Work from Office
Responsible for high performance microprocessor blocks RTL to GDSII implementation Perform block level synthesis, floor-planning, placement and routing. Close the design to meet timing, power budget and area. Implement ECO's to address functional bugs and timing violations. Team player, with good problem solving and communication skills. Required education Bachelor's Degree Required technical and professional expertise 5-8 years industry experience in physical design methodology. Good knowledge andhands on experience in physical design methodology which include logic synthesis,placement, clock tree synthesis, routing . Should be knowledgeable in physical verification ( LVS,DRC. etc), Noise analysis, Power analysis and electro migration . Team player with good problem solving skills, communication skills and leadership skills. Preferred technical and professional experience Automation skills in PYTHON, PERL , and/or TCL
Posted 1 day ago
12.0 - 17.0 years
6 - 10 Lacs
Bengaluru
Work from Office
-Lead the Architecture, Design and development of processor L2 and LLC (Last Level Cache) for high-performance IBM Systems. - Design and architect L2 cache and LLC as driven by capacity, latency, bandwidth, and RAS requirements. - Develop the features, present the proposed architecture in the High level design discussions - Develop micro-architecture, Design RTL, Collaborate with Verification, DFT, Physical design, FW, SW teams to develop the feature - Signoff the Pre-silicon Design that meets all the functional, area and timing goals - Participate in silicon bring-up and validation of the hardware - Lead a team of engineers, guide and mentor team members, represent as Logic Design Lead in global forums. - Estimate the overall effort to develop the feature. - Estimate silicon area and wire usage for the feature Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise -12+ years of relevant experience - At least 1 generation of processor L2 cache or LLC design delivery leadership. - Expertise in cache coherence protocols for symmetric multiprocessors (SMP), covering both chip SMP and multi-socket SMP. - Experience with NuCA / NuMA (Non-uniform Cache / Memory architecture) architectures and implementations. - Working knowledge of memory consistency, store ordering, weakly and strongly ordered memory. - Experience in logical and physical design of caches including directories (tags, set associative memories), data SRAM, design for low latency, multiple parallel finite state machine design, deadlock-free designs.
Posted 1 day ago
7.0 - 12.0 years
8 - 12 Lacs
Bengaluru
Work from Office
Job Duties: --A Server I/O logic design engineer should be able to --Work with stakeholders and others in a multidisciplinary team to define functional requirements and develop the solutions. --Develop logic (VHDL/Verilog) components and microcontroller code (C) functions. --Ensure that the components are block tested and debugged by waveform analysis, and ready to be integrated into the system product. --Provide fixes to defects identified by the verification team during the development life cycle. --Support the physical design team in closing the design under timing, power, and area constraints. --Support the lab team in characterizing the hardware in the bringup lab. Skills: Knowledge of High-speed IO or analog mixed-signal domain preferred, Prior experience in logic design, directed designer simulation testing and good communication skills (written and on the phone). Tools: VHDL, Verilog, C, Git, Linux OS, KornShell & BASH scripting Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise A minimum of 7+ years of logic design experience in high-speed I/O or analog mixed-signal domain.Demonstrated experience in logic design.Proficiency in VHDL, Verilog hardware language.Familiarity with C programming Preferred technical and professional experience Prior IBM logic design experience or High-Speed IO logic design experience
Posted 1 day ago
3.0 - 8.0 years
4 - 8 Lacs
Bengaluru
Work from Office
Urgent Opening for Sr Engineer- Physical Design Posted On 06th Oct 2017 11:52 AM Location Bangalore Role / Position Sr Engineer- Physical Design Experience (required) 3- 9 yrs Description : Responsible for all aspects of physical design and implementation. Responsibilities include chip floor plan, power / clock distribution, chip assembly and P&R, timing closure, power and noise analysis and back-end verification across multiple projects. High level of expertise in complete physical implementation tool chain; Good working knowledge and experience of netlist to GDSII flows Hands-on technical experience with deep sub-micron technology ASIC design, STA and physical implementation; Expertise in Synthesis, Static Timing Analysis and Timing Closure of High Performance Hard-Macros and/or Full Chip Physical Designs Should be independent, self-driven and a strong team player. Thorough understanding and knowledge of the entire Back end flow Netlist to gdsii Must be familiar with Industry standard tools like ICC / Encounter / Talus / Olympus Should have expertise in Timing analysis and closure Should have Tcl and perl scripting skills Should have work experience in the latest technology nodes like 16nm/14nm Should be familiar with low-power design and their impact on Back end flow (power switches / Level shifter / Isolation cell / retention cells / Back biasing / Forward biasing Send Resumes to girish.expertiz@gmail.com -->Upload Resume
Posted 1 day ago
2.0 - 7.0 years
12 - 17 Lacs
Bengaluru
Work from Office
Urgent Opening for Physical Design Sr Engineer / MTS / SMTS Posted On 27th Jun 2017 01:05 PM Location Bangalore / Hyderabad Role / Position Physical Design Sr Engineer Experience (required) 2-7 Years Description Designation :Physical Design Sr Engineer / MTS / SMTS Experience: 2 to 7 Years Location :Bangalore /Hyderabad : Responsible for all aspects of physical design and implementation.Responsibilities include chip floor plan, power/clock distribution, chip assembly and P&R, timing closure, power and noise analysis and back-end verification across multiple projects. High level of expertise in complete physical implementation tool chain; Good working knowledge and experience of netlist to GDSII flows Hands-on technical experience with deep sub-micron technology ASIC design, STA and physical implementation;Expertise in Synthesis, Static Timing Analysis and Timing Closure of High Performance Hard-Macros and/or Full Chip Physical DesignsShould be independent, self-driven and a strong team player. Thorough understanding and knowledge of the entire Back end flow Netlist to gdsii Must be familiar with Industry standard tools like ICC/Encounter/Talus/Olympus Should have expertise in Timing analysis and closure Should have Tcl and perl scripting skills Should have work experience in the latest technology nodes like 16nm/14nm/10nm Should be familiar with low-power design and their impact on Back end flow (power switches/Level shifter/Isolation cell/retention cells/Back biasing/Forward biasing) Qualifications:B.Tech / M.Tech or equivalent from a reputed University Send Resumes to girish.expertiz@gmail.com -->Upload Resume
Posted 1 day ago
7.0 - 12.0 years
7 - 11 Lacs
Bengaluru
Work from Office
Job Duties: --A Server I/O logic design engineer should be able to --Work with stakeholders and others in a multidisciplinary team to define functional requirements and develop the solutions. --Develop logic (VHDL/Verilog) components and microcontroller code (C) functions. --Ensure that the components are block tested and debugged by waveform analysis, and ready to be integrated into the system product. --Provide fixes to defects identified by the verification team during the development life cycle. --Support the physical design team in closing the design under timing, power, and area constraints. --Support the lab team in characterizing the hardware in the bringup lab. Skills: Knowledge of High-speed IO or analog mixed-signal domain preferred, Prior experience in logic design, directed designer simulation testing and good communication skills (written and on the phone). Tools: VHDL, Verilog, C, Git, Linux OS, KornShell & BASH scripting Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise A minimum of 7+ years of logic design experience in high-speed I/O or analog mixed-signal domain. Demonstrated experience in logic design. Proficiency in VHDL, Verilog hardware language. Familiarity with C programming Preferred technical and professional experience Prior IBM logic design experience or High-Speed IO logic design experience
Posted 1 day ago
3.0 - 8.0 years
8 - 11 Lacs
Bengaluru
Work from Office
We are seeking highly motivated individuals with a BS, MS, or PhD degree in Computer Science, Computer Engineering & Electronics & Communication Engineering ready to handle the challenging problems in future technologies and designs. We are also looking for candidates with Machine Learning/AI and/or Data Science background to lead our leading-edge algorithms and AI technology within our EDA solutions to increase our design team’s productivity and chip quality and performance. Our dynamic global team is looking to enlist enthusiastic professionals to join world-class hardware design teams responsible for developing the most challenging and complex systems in the world. We are seeking energetic, highly motivated individuals willing to go the extra mile with the aim of helping the overall IBM development team. Strong interpersonal skills are needed to coordinate deliverables and requirements from several areas within and outside of the organization.There are many opportunities to gain and utilize a deep understanding of future issues and provide input towards decisions affecting system development, logical and physical design as well as sophisticated methodology directions. Individuals who are chosen to become a part of our world class development teams will be helping advance IBM’s leadership in developing the highest performing computers and changing hardware solutions. Do you want to be an IBMerCome THINK with us! Required education Bachelor's Degree Preferred education Master's Degree Required technical and professional expertise Individual contributor for Gate Leve Sign off Timing team to work on ASICs or Server Timing Methodology. 3+ years of Semiconductor/VLSI experience Proven problem-solving skills and the ability to work in a team environment are a must EDA Tool/Methodology development experience Thorough understanding of Static Timing Analysis. Knowledge of other VLSI domains is a plus Excellent scripting skills - TCL/Python/Shell Preferred technical and professional experience Cadence tools, Synopsys tools, VLSI knowledge, VHDL/Verilog, computer architecture, Machine Learning/AI
Posted 1 day ago
10.0 - 15.0 years
25 - 30 Lacs
Noida, Hyderabad, Bengaluru
Work from Office
Skills Ability to lead a team size of minimum of 10 members who can handle Subsystem PNR Subsystem timing closure and Subsystem physical verification Experience 10-15years Job Location Bangalore, Hyderabad, Noida, Coimbatore Job Type Full Time
Posted 1 day ago
3.0 - 7.0 years
1 - 5 Lacs
Bengaluru, HSR Layout
Work from Office
Mon - Fri: 11 AM - 8 PM, Sat: 11 AM 5 PM. Are you passionate about building corporate relationships and driving impactful placements? Join our fast-growing team that's transforming education through innovation and real-world outcomes.. What You'll Do - Drive corporate outreach & onboard hiring partners. Build strong relationships with HRs & hiring managers. Match learner skills with the right job roles. Coordinate interviews & ensure smooth placement closures. Track and document outreach, feedback & hiring data. Stay updated on tech hiring trends & market needs. What We're Looking For. - 1- 3 years' experience in B2B placement, client handling, or corporate relations. Strong communication & coordination skills. Proactive mindset with ownership attitude. Familiarity with CRMs, spreadsheets & tools like Slack, Zoom.
Posted 1 day ago
3.0 - 8.0 years
6 - 10 Lacs
Noida, Hyderabad, Bengaluru
Work from Office
Skills SOC Physical Design Experience 3 to 15 years Job Location Bangalore, Hyderabad, Noida, and Coimbatore. Job Description: Location: Bangalore, Hyderabad, Noida, and Coimbatore. Skills: Soc level floorplanning, partitioning, timing budget generations, power planning, SOC PnR, CTS, block integration Handling timing closure of high frequency blocks. Expertise in signoff closure Timing with SI and OCV, Power, IR and physical verification at both block and chip level. Understanding constraints and fixing techniques. Experience in physical verification Understanding SI prevention, fixing methodology and implementation. Proficient in Synopsys ICC or Cadence or Mentor Olympus and Atoptech tool set. Experience in Design Automation and UNIX system. Experience in Tcl/ PERL is a plus. Primary Skills: Able to handle Soc PNR activities , SOC timing closure and SOC physical verification Secondary Skills: Able to handle SOC Synthesis, SOC IR drop, SOC Lec, SOC CLP
Posted 1 day ago
4.0 - 6.0 years
4 - 8 Lacs
Hyderabad
Work from Office
Job Details: Skill: SAP BODS Location: - PAN INDIA Notice Period: Immediate Joiners Employee type : C2H/FT Job Description: 1.Open to Hire/Work from any city 2.People with Total Exp of 6 + and mandatory 4 + exp in BODS will be considered 3.Notice : 2/3 weeks will be considered not more than that 4.Knowledge & Exp on SQL and PL/SQL along with BODS is required. Should have experience in Data Migration. 5.Open to Freelancers without any complications in the future (minimum 30 hrs support). 6.Work timings : 1pm to 10pm.
Posted 1 day ago
6.0 - 10.0 years
8 - 18 Lacs
Bengaluru
Hybrid
Immediate Openings on SAP BW Native HANA _ Bangalore_Contract Experience: 6+ Years Skill: SAP BW Native HANA Notice Period: Immediate . Employment Type: Contract Job Description 5 to 7 years experience in both BW and HANA Good skills in SQL and ABAP Well versed in Data warehousing concepts Expertise in both BW and ECC back end object development and support Extractors , experience using various SAP & other sources, ADSOs, Composite Providers, DSOs, info cubes, Multi providers, etc. Hands on and technical concepts with focus on HANA modelling. Proficient in design & development of HANA models Calculation views, procedures, Table functions etc ABAP Experience in writing & debugging ABAP code, user exits, extractors etc Shift timings - 2 PM to 11 PM IST.
Posted 2 days ago
Upload Resume
Drag or click to upload
Your data is secure with us, protected by advanced encryption.
The physical design job market in India is thriving with numerous opportunities for job seekers in the field of semiconductor and electronic design. Physical design engineers play a crucial role in the development of integrated circuits, ensuring that the layout meets performance, power, and area requirements.
These cities are known for their strong presence in the semiconductor industry and have a high demand for physical design professionals.
The average salary range for physical design professionals in India varies based on experience level: - Entry-level: INR 4-8 lakhs per annum - Mid-level: INR 8-15 lakhs per annum - Experienced: INR 15-25 lakhs per annum
Salary may vary based on the company, location, and individual skills.
A typical career path in physical design may include roles such as: - Junior Physical Design Engineer - Physical Design Engineer - Senior Physical Design Engineer - Physical Design Lead - Physical Design Manager
Advancement in this field is often based on gaining experience, expanding knowledge, and taking on more challenging projects.
In addition to expertise in physical design, professionals in this field are often expected to have skills in: - VLSI design - Timing closure - Floor planning - Power analysis - Scripting languages like TCL/Python
As you explore opportunities in physical design jobs in India, remember to showcase your expertise, stay updated on industry trends, and prepare thoroughly for interviews. With the right skills and preparation, you can excel in this dynamic and rewarding field. Good luck!
Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.
We have sent an OTP to your contact. Please enter it below to verify.
Accenture
20312 Jobs | Dublin
Wipro
11977 Jobs | Bengaluru
EY
8165 Jobs | London
Accenture in India
6667 Jobs | Dublin 2
Uplers
6464 Jobs | Ahmedabad
Amazon
6352 Jobs | Seattle,WA
Oracle
5993 Jobs | Redwood City
IBM
5803 Jobs | Armonk
Capgemini
3897 Jobs | Paris,France
Tata Consultancy Services
3776 Jobs | Thane