Jobs
Interviews

7 Pdn Jobs

Setup a job Alert
JobPe aggregates results for easy application access, but you actually apply on the job portal directly.

5.0 - 9.0 years

0 Lacs

noida, uttar pradesh

On-site

We are looking for highly skilled Physical Verification Engineers to join our team. The ideal candidates will have extensive experience in physical verification tasks such as DRC, LVS, and parasitic extraction using tools like Mentor Graphics Calibre. You will be working on cutting-edge technologies and collaborating with cross-functional teams to ensure seamless tapeouts and compliance with foundry design rules. Your main responsibilities will include implementing Physical Verification with a focus on hard macro/core finishing activities. You must have led and been primarily responsible for physical verification checks, fixing, and sign-off. It is essential to have an excellent understanding of the Physical Verification flow, with experience in analyzing and debugging DRC, ERC, LVS, DFM, Antenna, PERC, and Rule deck issues primarily using the Calibre tool. Additionally, a deep understanding of ESD, latch-up, etc., is required. You will be responsible for owning and executing Physical Verification activities at the Top/Block level. Collaborating closely with the PD team to address their PV issues and suggest solutions is a key aspect of the role. Working with CAD team to refine existing flows/methodologies and resolve issues is also part of the job scope. Experience in IO, Bump planning, RDL routing Strategy, and developing/implementing timing and logic ECOs are considered advantageous. Knowledge of tools like Innovus/FC for DRC fixing, Python, PERL/TCL scripting, and the ability to plan, work independently, and coordinate with cross-functional teams are essential. Closing sign off DRC based on PNR markers is a plus. The ideal candidate should have experience with physical verification checks such as DRC, LVS, Antenna, ERC, PERC, ESD, etc. Experience with PnR tools like ICC/Innovus and understanding sign-off PDV tools like PDK Concepts, SVRF, Calibre, and ICV is required. A good overall understanding of the Custom IC design flow, layouts, and backend tool flow would be beneficial. Hands-on experience with tools like Innovus/Fusion Compiler, Tech lef is preferable. People management, floorplanning, power planning, and PDN experience are considered a big plus. The ability to script in TCL/PERL and familiarity with physical convergence in PnR tools are also advantageous. In return, we offer a competitive salary, performance-based bonuses, comprehensive benefits package including health insurance, retirement plans, and paid time off. Additionally, you will have opportunities for professional development and career growth in a collaborative and innovative work environment with state-of-the-art facilities.,

Posted 1 day ago

Apply

4.0 - 12.0 years

4 - 8 Lacs

Hyderabad, Telangana, India

On-site

THE ROLE: This role demands strong technical expertise in PDN design, electromigration (EM), IR drop analysis, and power integrity, along with effective leadership skills to guide and mentor a team of engineers focused on power distribution and integrity solutions. THE PERSON: As the PDN Lead, you will be responsible for designing, analyzing, and optimizing the Power Delivery Network (PDN) for complex System-on-Chip (SoC) designs. You will work closely with cross-functional teams to ensure that the PDN meets power integrity, signal integrity, and reliability requirements across advanced technology nodes. KEY RESPONSIBLITIES: Perform and lead in-depth electromigration (EM) and IR drop analysis for Soc designs, identifying areas of concern and implementing mitigation strategies to meet power integrity and reliability requirements. Work closely with physical design, package, and RTL teams to define PDN architecture, ensure robust power grid structures, and optimize on-chip decoupling. Develop, implement, and maintain EM/IR analysis flows and methodologies using tools like Synopsys RedHawk. Create and refine scripts to automate analysis and reporting tasks. Perform comprehensive signal integrity (SI) and power integrity (PI) analysis across various operating modes and temperatures, collaborating with packaging and PCB design teams to ensure robust end-to-end PDN performance. Identify root causes of EM/IR issues, work with design teams to implement fixes, and ensure solutions are verified through simulations. Mentor junior engineers in EM/IR best practices, provide training on analysis tools, and share expertise on reliability issues PREFERRED EXPERIENCE Proficiency in PDN analysis and EDA tools such as Synopsys Redhawk, or equivalent tools for power and EM/IR analysis. Strong understanding of electromigration, IR drop, and power integrity challenges in modern SoC designs. Experience in power grid design, power/ground plane distribution, and decoupling strategies. Advanced scripting skills (Python, Tcl, Perl) for automation of PDN design flows and custom analysis tasks. Strong analytical and problem-solving skills, excellent communication skills, and the ability to collaborate across multiple teams and disciplines. ACADEMIC CREDENTIALS: Bachelors orMastersdegree in computer engineering/Electrical Engineering

Posted 6 days ago

Apply

12.0 - 16.0 years

0 Lacs

karnataka

On-site

As a Hardware Engineer at Qualcomm India Private Limited, you will play a crucial role in planning, designing, optimizing, verifying, and testing electronic systems. Your responsibilities will include working on a wide range of systems such as circuits, mechanical systems, Digital/Analog/RF/optical systems, FPGA, and/or DSP systems to develop cutting-edge products. You will collaborate with cross-functional teams to ensure that the solutions meet performance requirements and contribute to the overall success of the projects. The ideal candidate for this role should possess a Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or a related field with at least 6 years of experience in Hardware Engineering. Alternatively, a Master's degree with 5+ years or a PhD with 4+ years of relevant work experience will also be considered. It is essential to have expertise in physical design, especially in DDRPhy /PCIE-high speed interface PD or 3DIC, and timing signoff experience with SNPS/CDNS tools. Proficiency in automation skills like python, Perl, or TCL is required to drive improvements in Power, Performance, and Area (PPA). The successful candidate should have a strong background in PDN, IR signoff, Physical verification knowledge, RDL-design, Bump Spec understanding, and experience working on multiple technology nodes in advanced processes. Familiarity with low power design implementation, including Unified Power Format (UPF), multi-voltage domains, and power gating is also desirable. Additionally, knowledge of ASIC design flows and physical design methodologies will be beneficial for this role. Having design-level knowledge to optimize the implementation for Power, Performance, and Area (PPA) will be considered a plus. Qualcomm believes in equal opportunities and is committed to providing accessible processes for individuals with disabilities. If you require accommodations during the application/hiring process, please reach out to Qualcomm at disability-accommodations@qualcomm.com or through the toll-free number available on their website.,

Posted 1 week ago

Apply

1.0 - 15.0 years

0 Lacs

hyderabad, telangana

On-site

As a Hardware Engineer at Qualcomm, you will be responsible for planning, designing, optimizing, verifying, and testing electronic systems including circuits, mechanical systems, Digital/Analog/RF/optical systems, equipment and packaging, test systems, FPGA, and/or DSP systems to develop cutting-edge products. Collaboration with cross-functional teams is essential to meet performance requirements and deliver innovative solutions. To qualify for this role, you must hold a Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or a related field with a minimum of 4 years of Hardware Engineering experience. Alternatively, a Master's degree with 3+ years of experience, or a PhD with 2+ years of experience can also be considered. Additionally, candidates with a Bachelor's degree and 2+ years of experience, a Master's degree and 1+ year of experience, or a PhD with relevant experience are eligible. The ideal candidate should possess good hands-on experience in Floorplanning, PNR, and STA flows, as well as knowledge of Placement/Clock Tree Synthesis (CTS) and optimization. Familiarity with signoff domains such as LEC, CLP, and PDN is required, along with proficiency in Unix/Linux, Perl, TCL scripting. Key responsibilities include taking ownership of PNR implementation on the latest nodes, covering tasks like Floorplanning, Placement, CTS, and post-route activities. Signoff knowledge is crucial, encompassing areas like STA, Power analysis, FV, low power verification, and PV. A quick learner with strong analytical and problem-solving skills will excel in this role. Qualifications for this position include a minimum of 15 years of Hardware Engineering experience or related work experience, along with expertise in PNR flow for advanced tech nodes like 4nm, 5nm, 7nm, and beyond.,

Posted 2 weeks ago

Apply

4.0 - 7.0 years

13 - 15 Lacs

Bengaluru

Work from Office

PCB design principles, Software Expertise in Altium Designer for schematic capture, PCB layout, & library management High-speed PCB design Power electronics, SI/PI concepts, & EMI/EMC compliance DFM, DFA, & PCB manufacturing processes IPC standards Required Candidate profile Experience in PCB design, preferably with high-speed and/or complex multilayer boards Effective communication skills Knowledge of Flex PCB and HDI PCB design

Posted 1 month ago

Apply

3.0 - 7.0 years

5 - 8 Lacs

Bengaluru

Work from Office

Job Area: Engineering Group, Engineering Group > Hardware Engineering General Summary: As a leading technology innovator, Qualcomm pushes the boundaries of what's possible to enable next-generation experiences and drives digital transformation to help create a smarter, connected future for all. As a Qualcomm Hardware Engineer, you will plan, design, optimize, verify, and test electronic systems, bring-up yield, circuits, mechanical systems, Digital/Analog/RF/optical systems, equipment and packaging, test systems, FPGA, and/or DSP systems that launch cutting-edge, world class products. Qualcomm Hardware Engineers collaborate with cross-functional teams to develop solutions and meet performance requirements. Minimum Qualifications: Bachelor's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 3+ years of Hardware Engineering or related work experience. OR Master's degree in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 2+ years of Hardware Engineering or related work experience. OR PhD in Computer Science, Electrical/Electronics Engineering, Engineering, or related field and 1+ year of Hardware Engineering or related work experience. IPPD: Physical design engineer Physical Implementation activities for high performance Cores for 16/14/7/5nm or lower technologies, which includes all or some of the below. Floor-planning, Place and Route, CTS, Formal verification, Physical Verification (DRC/LVS), Low Power verification, PDN, Timing Closure and or power optimization Exposure to PD implementation of PPA critical cores. Exposure to timing convergence of high frequency data-path intensive Cores and advanced STA concepts. Able to handle Block level PnR convergence with Synopsys ICC2/ Cadence Innovus and timing convergence in PTSI/Tempus in latest technology nodes. Understanding of clocking architecture. Tcl/Python/Perl Scripting aware for small automation Strong problem-solving skills , good communication skills and good team player Collaborate with design, DFT and PNR teams and support issue resolutions wrt constraints validation, verification, STA, Physical design, etc.

Posted 2 months ago

Apply

8 - 13 years

40 - 60 Lacs

Bengaluru

Work from Office

Staff Power Delivery Network and Reliability Engineer Mulya Technologies Greater Bengaluru Area (Hybrid) Staff Power Delivery Network and Reliability Engineer Bangalore Founded in 2023,by Industry veterans HQ in California,US We are revolutionizing sustainable AI compute through intuitive software with composable silicon Power Delivery Network and Reliability Engineer Expertise in Power Grid design and in-depth knowledge of IR drop & EM(electromigration) concepts Knowledge of PDN tool algorithms and hands-on experience with industry-standard tools like Voltus and Redhawk/Redhawk-SC, Exposure to implementation tools like Innovus/ICC2 is a plus Contact: Uday Mulya Technologies muday_bhaskar@yahoo.com "Mining The Knowledge Community"

Posted 2 months ago

Apply
cta

Start Your Job Search Today

Browse through a variety of job opportunities tailored to your skills and preferences. Filter by location, experience, salary, and more to find your perfect fit.

Job Application AI Bot

Job Application AI Bot

Apply to 20+ Portals in one click

Download Now

Download the Mobile App

Instantly access job listings, apply easily, and track applications.

Featured Companies